## Enabling compliance test for RISC-V BRS

Haibo Xu < <a href="mailto:haibol.xu@intel.com">haibol.xu@intel.com</a>>

Andrei Warkentin < andrei.warkentin@intel.com >

Yin Wang < <a href="mailto:yin.wang@intel.com">yin.wang@intel.com</a>>



#### Legal Notices and Disclaimers

Statements in this document that refer to future plans or expectations are forward-looking statements. These statements are based on current expectations and involve many risks and uncertainties that could cause actual results to differ materially from those expressed or implied in such statements. For more information on the factors that could cause actual results to differ materially, see our most recent earnings release and SEC filings at www.intc.com.

All product plans and roadmaps are subject to change without notice. Any forecasts of goods and services needed for Intel's operations are provided for discussion purposes only. Intel will have no liability to make any purchase in connection with forecasts published in this document. Code names are often used by Intel to identify products, technologies, or services that are in development and usage may change over time. No license (express or implied, by estoppel or otherwise) to any intellectual property rights is granted by this document.

© Intel Corporation. Intel, the Intel logo, and other Intel marks are trademarks of Intel Corporation or its subsidiaries. Other names and brands may be claimed as the property of others. This document contains information on products and/or processes in development.

intel

#### Background

- With the growing number of RISC-V implementations, there
  is a need for a standardized way to ensure interoperability
  across different RISC-V platforms
- RISC-V BRS specification defined some requirements (based on SBI/UEFI/ACPI/SMBIOS/DT etc.) for Boot and Runtime services that system software can rely on
- A compliance test suite can provide standardization and ensure that platform SW implementations adhere to the RISC-V BRS specification and maximize out of box software compatibility and interoperability

intel

#### **Current Status**

- The RISC-V BRS Spec outlines requirements for Boot&Runtime Services based on RVI and industry standard firmware interfaces
  - https://github.com/riscv-non-isa/riscv-brs
  - Freeze Milestone Spec development stable
  - Ratification Milestone Target Date Q4′ 23
- The RISC-V BRS test suite checks for RISC-V platform compliance against BRS Spec based on UEFI-SCT and FWTS test suite
  - https://github.com/intel/rv-brs-test-suite
  - Results on a Qemu virt platform was ready
  - More test cases are under development



#### **UEFISCT** Results

 UEFI-SCT: Test framework for UEFI firmware compatibility.

• 800+ test cases, 5k+ checkpoints from SCT test pool.

Covers ~75% UEFI case of BRS spec.

 ~85% pass rate on RV64 QemuVirt platform.





#### **FWTS** Results

- Designed to validate and test different aspects of firmware
- ~700 test cases covering ACPI, SMBIOS, UEFI, Utilities
- ~70% test cases were skipped on RISC-V platform for lacking corresponding ACPI tables and UEFI features



#### Key Gaps & Call to Action

- ACPI tables (Qemu/UEFI/Kernel)
  - PPTT/MCFG/SLIT/BERT/EINJ/ERST/HEST etc.
- Secure boot and variable (UEFI)
- Join the discussion and review for BRS specification
  - https://github.com/riscv-non-isa/riscv-brs
  - https://lists.riscv.org/g/tech-brs
- Collaborate on the rv-brs-test-suite
  - https://github.com/intel/rv-brs-test-suite/issues/9
  - https://github.com/intel/rv-brs-test-suite/issues/12
  - Linux/Qemu ACPI
  - UEFI-SCT
  - FWTS

RISC-V Summit China 2023 intel



- https://riseproject.dev

### RISE is focused on positive and transparent collaborations with upstream projects to deliver commercial-ready software for various use cases

How: Align on highest priorities & avoid (accidental) duplication of work

Goal: Accelerate open source SW for RISC-V architecture

https://www.intel.com/content/www/us/en/developer/articles/community/rising-to-the-challenge-

risc-v-software-readiness.html

#### Finding more interesting topics from Intel on RISC-V summit China 2023

| - · · · · · · · · · · · · · · · · · · ·                               |                  |
|-----------------------------------------------------------------------|------------------|
| Topic                                                                 | When             |
| RISC-V Vector Support on Valgrind                                     | August 25 6pm    |
| Best practice to optimize SW with vectorization on RISC-V             | Poster           |
| RISC-V firmware solution                                              | August 24 4:30pm |
| Enhance UEFI on RISC-V                                                | August 24 4:20pm |
| Enabling compliance test for RISC-V BRS                               | August 24 3pm    |
| The ACRN/RISC-V project: embedded hypervisor design and status update | August 24 5pm    |

RISC-V Summit China 2023 intel.

#